×

NPIC6C4894-Q100 NRND

Power logic 12-bit shift register; open-drain outputs

The NPIC6C4894-Q100 is a 12-stage serial shift register. It has a storage latch associated with each stage for strobing data from the serial input (D) to the parallel open-drain outputs (QP0 to QP11). Data is shifted on positive-going clock (CP) transitions. The data in each shift register stage is transferred to the storage register when the latch enable (LE) input is HIGH. Data in the storage register drives the gate of the output extended-drain NMOS transistor whenever the output enable input (OE) is HIGH. A LOW on OE causes the outputs to assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the registers. Two serial outputs (QS1 and QS2) are available for cascading a number of NIC6C4894-Q100 devices. Serial data is available at QS1 on positive-going clock edges to allow high-speed operation in cascaded systems with a fast clock rise time. The same serial data is available at QS2 on the next negative going clock edge. It is used for cascading NPIC6C4894-Q100 devices when the clock has a slow rise time. The open-drain outputs are 33 V/100 mA continuous current extended-drain NMOS transistors designed for use in systems that require moderate load power such as LEDs. Integrated voltage clamps in the outputs, provide protection against inductive transients. This protection makes the device suitable for power driver applications such as relays, solenoids and other low-current or medium-voltage loads.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Not recommended for new designs (NRND).

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from ‑40 °C to +125 °C

  • Low RDSon

  • 12 Power EDNMOS transistor outputs of 100 mA continuous current

  • 250 mA current limit capability

  • Output clamping voltage 33 V

  • 30 mJ avalanche energy capability

  • Low power consumption

  • Latch-up performance exceeds 100 mA per JESD 78 Class II level A

  • ESD protection:

    • HBM AEC-Q100-002 revision D class H2 exceeds 2500 V

    • CDM AEC-Q100-011 revision C1 class C6 exceeds 1000 V

Applications

  • LED sign

  • Graphic status panel

  • Fault status indicator

Documentation (5)

File nameTitleTypeDate
NPIC6C4894_Q100Power logic 12-bit shift register; open drain outputsData sheet2017-04-07
AN11537Pin FMEA for NPIC FamilyApplication note2019-10-07
npic6c4894NPIC6C4894 IBIS modelIBIS model2016-05-29
Nexperia_document_leaflet_Logic_NPIC_ShiftRegisters_201906NPIC Logic Shift RegistersLeaflet2019-07-12
Nexperia_Selection_guide_2023Nexperia Selection Guide 2023Selection guide2023-05-10

Support

If you are in need of design/technical support, let us know and fill in the answer form, we'll get back to you shortly.

Models

File nameTitleTypeDate
npic6c4894NPIC6C4894 IBIS modelIBIS model2016-05-29